Robert K. Brayton
Timed Boolean Functions
A Unified Formalism for Exact Timing Analysis
Buch
Timing research in high performance VLSI systems has advanced at a steady pace over the last few years, while tools, especially theoretical mechanisms, lag behind. Much present timing research relies heavily on timing diagrams, which, although intuitive, are inadequate for analysis of large designs with many parameters. Further, timing diagrams offer only approximations, not exact solutions, to many timing problems and provide little insight in the cases where temporal properties of a design interact intricately with the design's logical functionalities. This book presents a methodology for timing research which facilitates analy sis and des…
Mehr
Beschreibung
Timing research in high performance VLSI systems has advanced at a steady pace over the last few years, while tools, especially theoretical mechanisms, lag behind. Much present timing research relies heavily on timing diagrams, which, although intuitive, are inadequate for analysis of large designs with many parameters. Further, timing diagrams offer only approximations, not exact solutions, to many timing problems and provide little insight in the cases where temporal properties of a design interact intricately with the design's logical functionalities. This book presents a methodology for timing research which facilitates analy sis and design of circuits and systems in a unified temporal and logical domain. In the first part, we introduce an algebraic representation formalism, Timed Boolean Functions (TBF's), which integrates both logical and timing informa tion of digital circuits and systems into a single formalism. We also give a canonical form, TBF BDD's, for them, which can be used for efficient ma nipulation. In the second part, we apply Timed Boolean Functions to three problems in timing research, for which exact solutions are obtained for the first time: 1. computing the exact delays of combinational circuits and the minimum cycle times of finite state machines, 2. analysis and synthesis of wavepipelining circuits, a high speed architecture for which precise timing relations between signals are essential for correct operations, 3. verification of circuit and system performance and coverage of delay faults by testing.
CHF 165.00
Preise inkl. MwSt. und Versandkosten (Portofrei ab CHF 40.00)
V103:
Folgt in ca. 5 Arbeitstagen
Produktdetails
Weitere Autoren: Lam, William K. C.
- ISBN: 978-1-4613-6156-5
- EAN: 9781461361565
- Produktnummer: 15214835
- Verlag: Springer Us
- Sprache: Englisch
- Erscheinungsjahr: 2012
- Seitenangabe: 300 S.
- Masse: H23.5 cm x B15.5 cm x D1.6 cm 458 g
- Auflage: Softcover reprint of the original 1st ed. 1994
- Abbildungen: Paperback
- Gewicht: 458
24 weitere Werke von Robert K. Brayton:
A Unified Formalism for Exact Timing Analysis
Ebook (PDF Format)
CHF 165.50
A Unified Formalism for Exact Timing Analysis
Ebook (PDF Format)
CHF 176.50
A Unified Formalism for Exact Timing Analysis
Ebook (PDF Format)
CHF 141.50
A Unified Formalism for Exact Timing Analysis
Ebook (PDF Format)
CHF 136.00
A Unified Formalism for Exact Timing Analysis
Ebook (PDF Format)
CHF 118.00
A Unified Formalism for Exact Timing Analysis
Ebook (PDF Format)
CHF 141.50
Bewertungen
0 von 0 Bewertungen
Anmelden
Keine Bewertungen gefunden. Seien Sie der Erste und teilen Sie Ihre Erkenntnisse mit anderen.