Design-for-Test and Test Optimization Techniques for TSV-based 3D Stacked ICs
This book describes innovative techniques to address the testing needs of 3D stacked integrated circuits (ICs) that utilize through-silicon-vias (TSVs) as vertical interconnects. The authors identify the key challenges facing 3D IC testing and present results that have emerged from cutting-edge research in this domain. Coverage includes topics ranging from die-level wrappers, self-test circuits, and TSV probing to test-architecture design, test scheduling, and optimization. Readers will benefit from an in-depth look at test-technology solutions that are needed to make 3D ICs a reality and commercially viable. ? Provides a comprehensive gu…
Mehr
CHF 140.00
Preise inkl. MwSt. und Versandkosten (Portofrei ab CHF 40.00)
V112:
Lieferbar in ca. 10-20 Arbeitstagen
Produktdetails
Weitere Autoren: Chakrabarty, Krishnendu
- ISBN: 978-3-319-34534-5
- EAN: 9783319345345
- Produktnummer: 31957748
- Verlag: Springer Nature EN
- Sprache: Englisch
- Erscheinungsjahr: 2016
- Seitenangabe: 245 S.
- Masse: H23.5 cm x B15.5 cm 4'524 g
- Auflage: Nachdr.
- Abbildungen: schwarz-weiss Illustrationen, farbige Illustrationen, Tabellen, schwarz-weiss
- Gewicht: 4524
- Sonstiges: Professional/practitioner
Über den Autor
Krishnendu Chakrabarty is a Professor of Electrical and Computer Engineering at Duke University. He received his PhD from University of Michigan. He is a Fellow of IEEE and a Distinguished Engineer of ACM.
2 weitere Werke von Brandon Noia:
Bewertungen
Anmelden